

## 1 Features and benefits

### 1.1 General features

- 5-port store and forward architecture
- Each port individually configurable for 10/100 Mbit/s when operated as MII/RMII and 10/100/1000 Mbit/s when operated as RGMII or SGMII
- Independent I/O voltage domains: selectable 1.8/2.5/3.3 V operation for MII/RMII/RGMII; selectable 1.8/2.5/3.3 V for host interfacing; 1.2 V core voltage domains
- Small footprint: LFBGA159 (12 mm × 12 mm) package
- Automotive Grade 2 ambient operating temperature: -40 °C to +105 °C
- Automotive product qualification in accordance with AEC-Q100 Rev-H

### 1.2 Ethernet switching and AVB features

- IEEE 802.3 compliant
- IEEE 802.1Q defined tag support
- 4096 VLANs supported
- Priority-based QoS handling as specified in IEEE 802.1Q
- Hardware support for IEEE 802.1AS timestamping and IEEE 802.1Qav AVB traffic shaping
- 16 credit-based shapers available according to IEEE 802.1Qav; shapers can be freely allocated to any priority queue on a per port basis
- Support for SR Class A, Class B, and Class C traffic
- IEEE 1588v2 one-step sync forwarding in hardware
- Statistics for dropped frames and buffer load

### 1.3 Interface features

- MII/RMII for interfacing with 10/100 Mbit/s PHYs/host processor (Fast Ethernet)
- RGMII for interfacing with 10/100/1000 Mbit/s PHYs/host processor/cascading (Gigabit Ethernet); internal delay for interface connection without external delay components
- SGMII for interfacing with 10/100/1000 Mbit/s PHYs/host processor/cascading
- MAC and PHY modes for interfacing (MII/RMII/RGMII/SGMII) directly with another switch or host processor
- Programmable drive strength for MII/RMII/RGMII interfaces
- SPI for host processor access

## 1.4 Other features

- 25 MHz system clock input from crystal oscillator or AC-coupled single-ended clock
- 25 MHz reference clock output
- Device reset input from host processor
- Synchronization output for cascading devices
- IEEE 1149.1/1149.6 compliant JTAG interface for TAP controller access and BSCAN

## 2 Related documentation

For the full data sheet and application hints, please register with DocStore at <https://www.docstore.nxp.com>.

## 3 Ordering information

**Table 1. Ordering information**

| Type number               | Package  |                                                                   | Version   |
|---------------------------|----------|-------------------------------------------------------------------|-----------|
|                           | Name     | Description                                                       |           |
| SJA1105PEL <sup>[1]</sup> | LFBGA159 | plastic low profile fine-pitch ball grid array package; 159 balls | SOT1427-1 |
| SJA1105QEL <sup>[1]</sup> |          |                                                                   |           |
| SJA1105REL                |          |                                                                   |           |
| SJA1105SEL                |          |                                                                   |           |

[1] Pin compatible with SJA1105 and SJA1105T.

NXP SJA1105 Ethernet Switch Series Selection Table

|                        | Features                                                                                               | SJA1105 | SJA1105T | SJA1105P | SJA1105Q | SJA1105R | SJA1105S | Benefits                                                                                                                                                                                                                                         |
|------------------------|--------------------------------------------------------------------------------------------------------|---------|----------|----------|----------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Package and Interfaces | Operating temperature range: $-40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ (Automotive Grade 2)      | ●       | ●        | ●        | ●        | ●        | ●        | Flexible ECU design by: <ul style="list-style-type: none"> <li>support for any type of Ethernet PHY such as 100/1000BASE-T1 and 1000BASE-TX</li> <li>up to four cascaded switches controlled by a single host</li> </ul>                         |
|                        | LFBGA159 12x12mm2, 0,8mm pitch                                                                         | ●       | ●        | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | MII (3V3)/RMII (3V3)/RGMII (3V3) interfaces                                                            | ●       | ●        |          |          |          |          |                                                                                                                                                                                                                                                  |
|                        | <i>MII/RMII/RGMII (all 1V8, 2V5, 3V3) interfaces</i>                                                   |         |          | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | <i>RGMII internal delay line</i>                                                                       |         |          | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | <i>SGMII interface</i>                                                                                 |         |          |          | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | Pin compatibility                                                                                      | ●       | ●        | ●        | ●        | ○        | ○        |                                                                                                                                                                                                                                                  |
| Switching              | Software compatibility                                                                                 | ●       | ●        | ○        | ○        | ○        | ○        | <ul style="list-style-type: none"> <li>Fine-grained control forwarding decisions in the network</li> <li>Powerful debugging and diagnostic capabilities</li> </ul>                                                                               |
|                        | Hash-based L2 look-up table                                                                            | ●       | ●        |          |          |          |          |                                                                                                                                                                                                                                                  |
|                        | <i>TCAM-based frame filtering</i>                                                                      |         |          | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | <i>Double VLAN tagging support</i>                                                                     |         |          | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | RMON RFC 2819 Ethernet counters                                                                        |         |          | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | VLAN-based egress tagging/un-tagging                                                                   | ●       | ●        | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | Frame mirroring and diagnostic features                                                                | ●       | ●        | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
| AVB/TSN                | Credit-based shaping blocks for IEEE802.1Qav                                                           | 10      | 10       | 16       | 16       | 16       | 16       | Key hardware features to enable the implementation of a fully synchronized network for: <ul style="list-style-type: none"> <li>lip-synched playback of audio and video streams</li> <li>data-transmission scheduling for TSN networks</li> </ul> |
|                        | <i>IEEE802.1AS time stamping support</i>                                                               | ●       | ●        | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | <i>TSN IEEE802.1Qbv: time-aware shaping</i>                                                            |         | ●        |          | ●        |          | ●        |                                                                                                                                                                                                                                                  |
|                        | <i>TSN IEEE802.1Qci* (pre-standard): per-stream policing</i>                                           |         | ●        |          | ●        |          | ●        |                                                                                                                                                                                                                                                  |
|                        | Ingress rate limiting on a per-port and per-priority basis for unicast/multicast and broadcast traffic | ●       | ●        | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | Port reachability limitation and disabling address learning setting                                    | ●       | ●        | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        | MAC address white & black Listing                                                                      |         |          | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
| Security               | Support for IEEE 802.1X-based authentication mechanism                                                 | ●       | ●        | ●        | ●        | ●        | ●        | Provisions for: <ul style="list-style-type: none"> <li>authentication of the nodes connected to the network</li> <li>limit the data generated by one or more connected devices.</li> </ul>                                                       |
|                        | Learn process with "one-shot" option                                                                   | ●       | ●        | ●        | ●        | ●        | ●        |                                                                                                                                                                                                                                                  |
|                        |                                                                                                        |         |          |          |          |          |          |                                                                                                                                                                                                                                                  |

## 4 Legal information

### 4.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <http://www.nxp.com>.

### 4.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet** — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 4.3 Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <http://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Suitability for use in automotive applications** — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or

applications and therefore such inclusion and/or use is at the customer's own risk.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 4.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## Contents

---

|          |                                     |          |
|----------|-------------------------------------|----------|
| <b>1</b> | <b>Features and benefits</b>        | <b>1</b> |
| 1.1      | General features                    | 1        |
| 1.2      | Ethernet switching and AVB features | 1        |
| 1.3      | Interface features                  | 1        |
| 1.4      | Other features                      | 2        |
| <b>2</b> | <b>Related documentation</b>        | <b>2</b> |
| <b>3</b> | <b>Ordering information</b>         | <b>2</b> |
| <b>4</b> | <b>Legal information</b>            | <b>4</b> |

---

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2017.

All rights reserved.

For more information, please visit: <http://www.nxp.com>

For sales office addresses, please send an email to: [salesaddresses@nxp.com](mailto:salesaddresses@nxp.com)

Date of release: 1 November 2017  
Document identifier: SJA1105PQRS\_SDS

# Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

NXP:

[SJA1105ELY](#) [SJA1105TELY](#) [SJA1105SELY](#) [SJA1105PELY](#) [SJA1105QELY](#) [SJA1105RELY](#) [SJA1105Q-EVB](#)  
[SJA1105SMBEVM](#)