

# LTC3824

## **FEATURES**

- Wide Input Range: 4V to 60V
- **E** Current Mode Constant Frequency PWM
- Very Low Dropout Operation: 100% Duty Cycle
- **n** Programmable Switching Frequency: **200kHz to 600kHz**
- Selectable High Efficient Burst Mode<sup>®</sup> Operation: **40µA Quiescent Current**
- **Easy Synchronization**
- **9** 8V, 2A Gate Drive (V<sub>CC</sub> > 10V) for Industrial High Voltage P-Channel MOSFET
- **Programmable Soft-Start**
- Programmable Current Limit
- Available in a Small 10-Pin Thermally Enhanced MSE Package

## **APPLICATIONS**

- Industrial and Automotive Power Supplies
- Telecom Power Supplies
- Distributed Power Systems

### **DESCRIPTION** High Voltage Step-Down Controller With 40µA Quiescent Current

The [LTC®3824](http://www.linear.com/LTC3824) is a step-down DC/DC controller designed to drive an external P-channel MOSFET. With a wide input range of 4V to 60V and a high voltage gate driver, the LTC3824 is suitable for many industrial and automotive high power applications. Constant frequency current mode operation provides excellent performance.

The LTC3824 can be configured for Burst Mode operation. Burst Mode operation enhances low current efficiency (only 40µA quiescent current) and extends battery run time. The switching frequency can be programmed up to 600kHz and is easily synchronizable.

Other features include current limit, soft-start, micropower shutdown, and Burst Mode disable.

The LTC3824 is available in a 10-lead MSE power package.

 $I$ , LT, LTC, LTM and Burst Mode are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Protected by U.S. Patents including 5731964.

## Typical Application



#### **Efficiency and Power Loss vs Load Current**



#### Absolute Maximum Ratings Pin Configuration **(Note 1)**





# order information



Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. For more information on lead free part marking, go to:<http://www.linear.com/leadfree/>

For more information on tape and reel specifications, go to: <http://www.linear.com/tapeandreel/>. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.



### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified operating

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2). V<sub>CC</sub> = 12V, R<sub>SET</sub> = 392k, C<sub>CAP</sub> = 0.1µF. No load on any **outputs, unless otherwise specified.**





### ELECTRICAL CHARACTERISTICS The  $\bullet$  denotes the specifications which apply over the specified operating

junction temperature range, otherwise specifications are at T<sub>A</sub> = 25°C (Note 2). V<sub>CC</sub> = 12V, R<sub>SET</sub> = 392k, C<sub>CAP</sub> = 0.1µF. No load on any **outputs, unless otherwise specified.**



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** The LTC3824 is tested under pulsed load conditions such that  $T_{\text{J}} \approx T_{\text{A}}$ . The LTC3824E is quaranteed to meet performance specifications from 0°C to 85°C operating junction temperature. Specifications over the –40°C to 125°C operating junction temperature range are assured by design characterization and correlation with statistical process controls. The LTC3824I is guaranteed over the –40°C to 125°C operating junction temperature range. The LTC3824H is guaranteed over the –40°C to 150°C operating junction temperature range. The LTC3824MP is guaranteed and tested over the full –55°C to 150°C operating junction temperature range. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board

layout, the rated package thermal impedance and other environmental factors. The junction temperature (T<sub>J</sub>, in  $\degree$ C) is calculated from the ambient temperature ( $T_A$ , in °C) and power dissipation ( $P_D$ , in Watts) according to the formula:

$$
T_J = T_A + (P_D \bullet \theta_{JA})
$$

where  $\theta_{JA}$  (in °C/W) is the package junction to ambient thermal impedance.

**Note 3:** This parameter is tested in a feedback loop that servos V<sub>FB</sub> to the reference voltage with the  $V_C$  pin forced to 1V.

**Note 4:** This specification represents the maximum voltage on V<sub>C</sub> where switching (GATE pin) is guaranteed to be off. The nominal value of  $V_C$ where switching turns off is 0.7V.

**Note 5:** The LTC3824 typically enters Burst Mode operation when the load is less than one third the current limit. If minimum on-time is violated, cycle skipping may occur at higher current levels.



### TYPICAL PERFORMANCE CHARACTERISTICS T<sub>A</sub> = 25°C unless otherwise noted.



 $V_{CC}$  (V)  $\mathbf 0$ –3 –2 –1 0 1 3 10 20 30 40 3824 G03 50 60 2

DIE TEMPERATURE (°C)

25 50 75 100

3824 G06

125 150

 $-75$   $-50$   $-25$  0

 $\pmb{0}$ 1

3824 G05

**Switching Frequency Change**   $\mathsf{v}$ s V<sub>CC</sub> at R<sub>SET</sub> = 392kΩ





 $V_{CC}$  (V)

3824 G04

 $R_{\text{SET}}(kΩ)$ 



## TYPICAL PERFORMANCE CHARACTERISTICS TA = 25°C unless otherwise noted.







**Load Current Step Response** OUTPUT VOLTAGE AC COUPLED 100mV/DIV INDUCTOR CURRENT illi al 2A/DIV 100µs/DIV 3824 G10



### pin functions

**GND (Pin 1, Exposed Pad Pin 11):** Ground. Exposed pad must be soldered to PCB with expanded metal trace for rated thermal performance.

**SYNC/MODE (Pin 2):** Synchronization Input and Burst Mode Operation Enable/Disable. If this pin is left open or pulled higher than 2V, Burst Mode operation will be enabled at light load and the typical threshold of entering Burst Mode operation is one third of current limit. If this pin is grounded or the synchronization pulse is present with a frequency greater than 20kHz then Burst Mode operation is disabled and the LTC3824 goes into pulse skipping at light loads. To synchronize the LTC3824, the duty cycle of the synchronizing pulse can range from 10% to 70% and the synchronizing frequency has to be higher than the programmed frequency.

**RSET** (Pin 3): A resistor from R<sub>SFT</sub> to ground sets the LTC3824 switching frequency.

**V<sub>C</sub>** (Pin 4): The Output of the voltage error amplifier gm and the control signal of the current mode PWM control loop. Switching starts at 0.7V, and higher  $V_C$  corresponds to higher inductor current. When  $V_C$  is pulled below 25mV, the LTC3824 goes into micropower shutdown.

**VFB (Pin 5):** Error Amplifier Inverting Input. A resistor divider to this pin sets the output voltage. When  $V_{FB}$  is less than 0.5V, the switching frequency will fold back to 50kHz to reduce the minimum on-cycle.

**SS (Pin 6):** Soft-Start Pin. A capacitor on this pin sets the output ramp-up rate. The typical time for SS to reach the programmed level is (C • 0.8V)/5µA. Connect a 1M $\Omega$  to 10M $\Omega$  resistor from SS to ground to reset the soft-start capacitor if shutdown mode is used.

**SENSE (Pin 7):** Current Sense Input Pin. A sense resistor,  $R_S$ , from  $V_{IN}$  to SENSE sets the current limit to 100mV/RS.

**V<sub>CC</sub>** (Pin 8): Chip Power Supply. Power supply bypassing is required.

**GATE (Pin 9):** Gate Drive for The External P-channel MOSFET. Typical peak drive current is 2.5A and the drive voltage is clamped to 8V when  $V_{CC}$  is higher than 9V.

**CAP (Pin 10):** A Low ESR Capacitor of at Least 0.1µF is required from this pin to  $V_{CC}$  to bypass the internal regulator for biasing the gate driver circuitry.

# block diagram



# applications information

#### **Operation**

The LTC3824 is a constant frequency current mode buck controller with programmable switching frequency up to 600kHz.

Referring to the Block Diagram, the LTC3824's basic functions include a transconductance amplifier gm to regulate the output voltage and control the current mode PWM current loop, the necessary logic to control the PWM switching cycles, a high speed gate driver to drive an external high power P-channel MOSFET and a voltage regulator to bias the gate driver circuit.

In normal operation each switching cycle starts with switch turn-on and the inductor current is sampled through the current sense resistor. This current is amplified and then compared to the error amplifier output  $V_C$  to turn the switch off. Voltage loop regulates the output voltage to the programmed level through the output resistor divider and the error amplifier. Amplifier E1 regulates the gate drive low to approximately 8V below  $V_{CC}$  for  $V_{CC}$  higher than 9V, and  $C_{CAP}$  stabilizes the voltage. Note that when  $V_{CC}$  is lower than 9V, gate drive high will be within 0.5V of  $V_{CC}$  and gate drive low within 1V of ground.

Important features include shutdown, current limit, softstart, synchronization and low quiescent current.



# applications information

#### **Burst Mode Operation**

The LTC3824 can be configured for Burst Mode operation to enhance light load efficiency (only 40µA quiescent current) and extend battery run time by leaving the SYNC/ MODE pin open or pulling it higher than 2V. In this mode, when output load drops the loop control voltage  $V_C$  also drops and when  $V_C$  reaches approximately 0.9V at low duty cycle the LTC3824 goes into sleep mode with the switch turned off. During sleep mode the output voltage drops and  $V_C$  rises up. When  $V_C$  goes up to around 70mV the LTC3824 will turn on the switch and the burst cycle repeats. If the SYNC/MODE pin is grounded the Burst Mode operation will be disabled and the LTC3824 skips cycles at light load.

#### **Oscillation Frequency Setting and Synchronization**

The switching frequency of the LTC3824 can be set up to 600kHz by a resistor,  $R_{\text{FRFQ}}$ , from the  $R_{\text{SFT}}$  pin to ground.

For 200kHz,  $R_{\text{FREQ}} = 392$ k. See the Switching Frequency vs R<sub>FREQ</sub> graph in the Typical Performance Characteristics section. With a 100ns one-shot timer on-chip, the LTC3824 provides flexibility on the sync pulse width. The sync pulse threshold voltage level is about 1.2V.

#### **Short-Circuit Protection**

In normal operation when the output voltage is in regulation,  $V_{FB}$  is regulated to 0.8V. If the output is shorted to ground and  $V_{FB}$  drops below 0.5V the switching frequency will be reduced to 50kHz to allow the inductor current to discharge and prevent current runaway. Note that synchronization is enabled only when  $V_{FB}$  is above 0.5V.

#### **Soft-Start**

During soft-start, the voltage on the SS pin  $(V_{SS})$  is the reference voltage that controls the output voltage and the output ramps up following  $V_{SS}$ . The effective range of  $V_{SS}$ is from 0V to 0.8V. The typical time for the output to reach the programmed level is:

$$
t_{SS} = \frac{C_{SS} \cdot 0.8V}{5\mu A}
$$

where  $C_{SS}$  is the capacitor connected from the SS pin to GND.

If shutdown mode will be invoked after startup, it is recommended to connect a 1M $\Omega$  to 10M $\Omega$  resistor from SS to ground to reset the SS capacitor during shutdown. This ensures proper soft-start operation when exiting shutdown mode.

#### **Overvoltage Protection**

To achieve good output regulation in Burst Mode operation, an overvoltage comparator, OVP, with a threshold adaptive to the  $V_C$  voltage is used to monitor the FB voltage. In Burst Mode operation with low  $V_C$  voltage, the OVP threshold is approximately 2% above  $V_{REF}$  and the  $V_{REF}$ is also shifted lower by 2% to contain the output ripple and to keep output regulation constant. As output load increases, OVP threshold increases with  $V_C$  voltage to up to  $8\%$  above  $V_{RFF}$ .

#### **Shutdown Mode Quiescent Current**

When the  $V_C$  pin is pulled down below 25mV the LTC3824 goes into micropower shutdown mode and only draws 7µA.

For proper operation, shutdown mode should not be engaged again too soon after exiting shutdown mode. This minimum time is a function of  $C_{SS}$  and is calculated by  $t_{\text{MIN}}$  = 5.5e5 • C<sub>SS</sub>. For example, if C<sub>SS</sub> = 0.1µF, then a minimum of 55ms must elapse after exiting shutdown before engaging it again.

#### **Output Voltage Programming**

With a 0.8V feedback reference voltage,  $V_{REF}$ , the output voltage,  $V_{\text{OUT}}$ , is programmed by a resistor divider as shown in the Block Diagram.

 $V_{OUIT} = 0.8V (1 + R_{F1}/R_{F2})$ 

#### **Current Sense Resistor R<sub>S</sub> and Current Limit**

The maximum current the LTC3824 can deliver is determined by:

 $I_{OUT(MAX)} = 100mV/R<sub>S</sub> - I_{RIPPLE}/2$ 

where 100mV is the internal 100mV threshold across  $V_{CC}$ and  $V_{\text{SFNSF}}$ , and  $I_{\text{RIPPI F}}$  is the inductor peak-to-peak ripple current.  $R_S$  should be placed very close to the power switch with very short traces. Good kelvin sensing is required for accurate current limit.







# applications information

#### **Inductor Selection**

The maximum inductor current is determined by :

$$
I_{L(MAX)} = I_{OUT(MAX)} + \frac{I_{RIPPLE}}{2}
$$
  
where  $I_{RIPPLE} = \frac{(V_{IN} - V_{OUT}) \cdot D}{f \cdot L}$   
and Duty Cycle D =  $\frac{V_{OUT} + V_D}{V_{IN} + V_D}$ 

 $V_D$  is the catch diode D1 forward voltage and f is the switching frequency.

A small inductance will result in larger ripple current, output ripple voltage and also larger inductor core loss. An empirical starting point for the inductor ripple current is about 40% of maximum DC current.

$$
L = \frac{(V_{IN} - V_{OUT}) \cdot D}{f \cdot 0.4 \cdot I_{OUT(MAX)}}
$$

The saturation current level of the inductor should be sufficiently larger than  $I_{L(MAX)}$ .

#### **Power MOSFET Selection**

Important parameters for the power MOSFET include the drain-to-source breakdown voltage ( $BV<sub>DSS</sub>$ ), the threshold voltage ( $V_{GS(TH)}$ ), the on-resistance ( $R_{DS(ON)}$ ) versus gateto-source voltage, the gate-to-source and gate-to-drain charges ( $Q_{GS}$  and  $Q_{GD}$ , respectively), the maximum drain current ( $I_{D(MAX)}$ ) and the MOSFET's thermal resistance  $(R<sub>TH(JC)</sub>)$  and  $R<sub>TH(JA)</sub>$ .

The gate drive voltage is set by the 8V internal regulator. Consequently, at least 10V V<sub>GS</sub> rated MOSFETs are required in high voltage applications.

In order to calculate the junction temperature of the power MOSFET, the power dissipated by the device must be known. This power dissipation is a function of the duty cycle, the load current and the junction temperature itself (due to the positive temperature coefficient of  $R_{DS(ON)}$ ). The power dissipation calculation should be based on the worst-cast specifications for  $V_{\text{SENSE}(\text{MAX})}$ , the required load current at maximum duty cycle, the voltage and temperature ranges, and the  $R_{DS(ON)}$  of the MOSFET listed in the data sheet.

The power dissipated by the MOSFET when the LTC3824 is in continuous mode is given by :

$$
P_{MOSFET} = \frac{V_{OUT+}V_D}{V_{IN} + V_D} (I_{OUT})^2 (1 + \delta) R_{DS(ON)} + K(V_{IN})^2 (I_{OUT}) (C_{RSS})(f)
$$

The first term in the equation represents the I<sup>2</sup>R losses in the device and the second term is the switching losses. K (estimated as 1.7) is an empirical factor inversely related to the gate drive current and has the unit of 1/Amps. The δ term accounts for the temperature coefficient of the  $R_{DS(ON)}$ of the MOSFET, which is typically  $0.4\frac{1}{2}$ °C. C<sub>RSS</sub> is the MOSFET reverse transfer capacitance. Figure 1 illustrates the variation of normalized  $R_{DS(ON)}$  over temperature for a typical power MOSFET.



Figure 1. Normalized R<sub>DS(ON)</sub> vs Temperature

From a known power dissipated in the power MOSFET, its junction temperature can be obtained using the following formula:

$$
T_J = T_A + P_{MOSFET} \bullet R_{TH(JA)}
$$

The  $R_{TH(JA)}$  to be used in this equation normally includes the  $R_{TH(\hat{J}C)}$  for the device plus the thermal resistance from the case to the ambient temperature  $(R_{TH(CA)})$ . This value of  $T_J$  can then be compared to the original assumed value used in the calculation.

#### **Output Diode Selection**

3824fh The catch diode carries load current during the switch off-time. The average diode current is therefore dependent



# Applications Information

on the P-channel switch duty cycle. At high input voltages the diode conducts most of the time. As  $V_{IN}$  approaches  $V_{\text{OUT}}$  the diode conducts only a small fraction of the time. The worst condition for the diode is when the output is shorted to ground. Under this condition the diode must safely handle the maximum current at close to 100% of the time. Therefore, the diode must be carefully chosen to meet the worst case voltage and current requirements.

Under normal conditions, the average current conducted by the diode is:

 $I_D = I_{OUIT} \cdot (1 - D)$ 

A fast switching Schottky diode must be used to optimize efficiency.

#### **CIN and COUT Selection**

A low ESR input capacitor,  $C_{\text{IN}}$ , sized for the maximum RMS P-channel switch current is required to prevent large input voltage transients. The maximum RMS capacitor current is given by:

$$
I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}} - 1}
$$

This formula has a maximum at  $V_{\text{IN}} = 2V_{\text{OUT}}$ , where  $I_{\text{RMS}} =$  $I<sub>QUT</sub>/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design.

The selection of  $C_{OUT}$  is determined by the effective series resistance (ESR) that is required to minimize voltage ripple and load step transients as well as the amount of bulk capacitance that is necessary to ensure that the control loop is stable.

The output ripple, ∆V<sub>OUT</sub>, is determined by:

$$
\Delta V_{\text{OUT}} \le \Delta I_{L} \left( \text{ESR} + \frac{1}{8 \text{fC}_{\text{OUT}}} \right)
$$

The output ripple is highest at maximum input voltage since ∆I<sub>L</sub> increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-sensitive applications provided that consideration is given to ripple current ratings and long-term reliability. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient and audible noise.

#### **Efficiency Considerations**

The efficiency of a switching regulator is equal to the output power divided by the input power. Percentage efficiency can be expressed as:

% Efficiency = 
$$
100\% - (L1 + L2 + L3 + \dots)
$$

where L1, L2, L3...are the individual loss components as a percentage of the input power. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Although all dissipative elements in the circuit produce losses, the following are the main sources:

1. The supply current into  $V_{CC}$ . The  $V_{CC}$  current is the sum of the DC supply current and the MOSFET driver and control currents. The DC supply current into the  $V_{CC}$  pin is typically about 1mA. The driver current results from switching the gate capacitance of the power MOSFET; this current is typically much larger than the DC current. Each time the MOSFET is switched on and off, a packet of gate charge  $Q_G$  is transferred from the CAP pin to  $V_{CC}$  throughout the external bypass capacitor,  $C_{CAP}$ . The resulting dQ/dt is a current that must be supplied to the capacitor by the internal regulator.

$$
I_Q = 1mA + f \cdot Q_G
$$

$$
P_{IC} = V_{IN} \cdot I_Q
$$

# applications information

2. Power MOSFET switching and conduction losses:

$$
P_{MOSFET} = \frac{V_{OUT} + V_D}{V_{IN} + V_D} (I_{OUT})^2 (1 + \delta) R_{DS(ON)}
$$
  
+  $K(V_{IN})^2 (I_{OUT}) (C_{RSS}) (f)$ 

3. The I<sup>2</sup>R losses of the current sense resistor:

 $P_{(SENSE R)} = (I_{OUT})^2 \cdot R \cdot D$ 

where D is the duty cycle

4. The inductor loss due to winding resistance:

 $P(WINDING) = (I_{OUT})^2 \cdot Ry$ 

5. Loss of the catch diode:

 $P_{(D)OPF)} = I_{OUT} \cdot V_D \cdot (1-D)$ 

6. Other losses, including  $C_{IN}$  and  $C_{OUT}$  ESR dissipation and inductor core losses, generally account for less than 2% of total losses.

### **PCB Layout Considerations**

To achieve best performance from a LTC3824 circuit, the PC board layout must be carefully designed. For lower power applications, a 2-layer PC board is sufficient. However, at higher power levels, a multiple layer PC board is recommended. Using a solid ground plane under the circuit is the easiest way to ensure that switching noise does not affect the operation.

In order to help dissipate the power from the MOSFET and diode, keep the ground plane on the layers closest to the layers where power components are mounted. Use power planes for the MOSFET and diode in order to improve the spreading of heat from these components into the PCB.

For best electrical performance the LTC3824 circuit should be laid out as following:

Place all power components in a tight area. This will minimize the size of high current loops. Orient the input and output capacitors and current sense resistor in a way that minimizes the distance between the pads connected to ground plane.

Place the LTC3824 and associated components tightly together and next to the section with power components.

Use a local via to ground plane for all pads that connect to ground. Use multiple vias for power components.

Connect the current sense input directly to the current sense resistor pad.  $V_{CC}$  and SENSE are the inputs of the internal current sense amplifier and should be connected as close to the sense resistor pads as possible. A 100pF capacitor is required across the  $V_{CC}$  and sense pins for noise filtering and should be placed as close to the pins as possible.

### **Design Example**

As an example, the LTC3824 is designed for an automotive 5V power supply with the following specifications:

Maximum  $I_{\text{OUT}} = 2A$ , typical  $V_{\text{IN}} = 6V$  to 18V and can reach 60V briefly during load dump condition, and operating switching frequency = 400kHz.

For  $f = 400k$ Hz,  $R_{SFT}$  is chosen to be 180k.

Allow inductor ripple current to be 0.8A (40% of the maximum output current) at  $V_{IN} = 18V$ ,

$$
L = \frac{(18V - 5V)5V}{(400kHz \cdot 0.8A)18V} = 12\mu H
$$

 $C<sub>OUT</sub>$  will be selected based on the ESR that is required to satisfy the output voltage ripple requirement and the bulk capacitance needed for loop stability. For this design a 220µF tantalum capacitor is used.

For worse-case conditions  $C_{1N}$  should be rated for at least 1A ripple current (half of the maximum output current). A 47µF tantalum capacitor is adequate.

A current limit of 3.3A is selected and  $R_{\text{SENSE}}$  can be calculated by :

$$
R_{\text{SENSE}} = \frac{100 \text{mV}}{3.3 \text{A}} = 0.03 \Omega
$$

and a 25m $\Omega$  resistor can be used.



## typical application

C<sub>IN1</sub>: SANYO 63MV68AX C<sub>IN2</sub>: TDK C4532X7R2A225M С<sub>САР</sub><br>0.1µF C<sub>IN2</sub><br>2.2µF C<sub>OUT</sub>: SANYO OSCON, 16SP270M, TDKC2012X7RIC105K<br>L1: D104C919AS-330M  $\mathbf{I}$  100V + CINNA COMPANY D1: SS3H9 CAP33µF V<sub>CC</sub> Q1: Si7465DP 100pF  $100$ SYNC/MODE SENSE R<sub>S</sub><br>0.025Ω ∔ LTC3824  $\begin{array}{c}\n301k \\
\longleftarrow \\
\hline\n\end{array}$ GATE E R<sub>SET</sub> 01 <sub>L1</sub> 33µH VOUT 12V GND 1µF  $+$ 2A 1000pF C<sub>OUT</sub>  $\mathbf{P}_{\text{D1}}$ 16V 270µF  $\mathbf{1}$ X7R 68k **2**113k  $V_C$   $V_{FB}$ SS 8.06k  $0.1 \mu F$ Ţ 15k 3824 TA02 1000pF

**12V 2A Buck Converter**



PRCKAGE DESCRIPTION<br>Please refer to <http://www.linear.com/product/LTC3824#packaging>for the most recent package drawings.



**MSE Package**

- 2. DRAWING NOT TO SCALE
- 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.

MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

 INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL NOT EXCEED 0.254mm (.010") PER SIDE.



### REVISION HISTORY (Revision history begins at Rev F)





# Typical Application



# Related Parts





# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

[Analog Devices Inc.](https://www.mouser.com/analog-devices):

 [LTC3824IMSE#PBF](https://www.mouser.com/access/?pn=LTC3824IMSE#PBF) [LTC3824EMSE](https://www.mouser.com/access/?pn=LTC3824EMSE) [LTC3824EMSE#PBF](https://www.mouser.com/access/?pn=LTC3824EMSE#PBF) [LTC3824IMSE#TR](https://www.mouser.com/access/?pn=LTC3824IMSE#TR) [LTC3824MPMSE#TR](https://www.mouser.com/access/?pn=LTC3824MPMSE#TR) [LTC3824IMSE#TRPBF](https://www.mouser.com/access/?pn=LTC3824IMSE#TRPBF) [LTC3824MPMSE#TRPBF](https://www.mouser.com/access/?pn=LTC3824MPMSE#TRPBF) [LTC3824EMSE#TR](https://www.mouser.com/access/?pn=LTC3824EMSE#TR) [LTC3824HMSE#TRPBF](https://www.mouser.com/access/?pn=LTC3824HMSE#TRPBF) [LTC3824IMSE](https://www.mouser.com/access/?pn=LTC3824IMSE) [LTC3824MPMSE](https://www.mouser.com/access/?pn=LTC3824MPMSE) [LTC3824EMSE#TRPBF](https://www.mouser.com/access/?pn=LTC3824EMSE#TRPBF) [LTC3824HMSE#PBF](https://www.mouser.com/access/?pn=LTC3824HMSE#PBF) [LTC3824MPMSE#PBF](https://www.mouser.com/access/?pn=LTC3824MPMSE#PBF)