8-stage shift-and-store bus register Rev. 6 — 14 November 2018

### 1. General description

The 74LV4094 is a low voltage Si-gate CMOS device and is pin and functional compatible with 74HC4094; 74HCT4094.

The 74LV4094 is an 8-stage serial shift register. It has a storage latch associated with each stage for strobing data from the serial input to parallel buffered 3-state outputs QP0 to QP7. The parallel outputs may be connected directly to common bus lines. Data is shifted on positive-going clock transitions. The data in each shift register stage is transferred to the storage register when the strobe (STR) input is HIGH. Data in the storage register appears at the outputs whenever the output enable (OE) signal is HIGH.

Two serial outputs (QS1 and QS2) are available for cascading a number of 74LV4094 devices. Serial data is available at QS1 on positive-going clock edges to allow high-speed operation in cascaded systems with a fast clock rise time. The same serial data is available at QS2 on the next negative going clock edge. This is used for cascading 74LV4094 devices when the clock has a slow rise time.

### 2. Features and benefits

- Optimized for low voltage applications: 1.0 V to 3.6 V
- Accepts TTL input levels between  $V_{CC}$  = 2.7 V and  $V_{CC}$  = 3.6 V
- Typical output ground bounce < 0.8 V at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25  $^{\circ}$ C
- Typical HIGH-level output voltage (V<sub>OH</sub>) undershoot: > 2 V at V<sub>CC</sub> = 3.3 V and T<sub>amb</sub> = 25 °C
- ESD protection:
  - HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Multiple package options
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C

### 3. Applications

- Serial-to-parallel data conversion
- Remote control holding register

### 4. Ordering information

Table 4. Onderland of famoration

| Type number | Package           |         |                                                                           |          |  |  |  |  |  |
|-------------|-------------------|---------|---------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Temperature range | Name    | Description                                                               | Version  |  |  |  |  |  |
| 74LV4094D   | -40 °C to +125 °C | SO16    | plastic small outline package; 16 leads;<br>body width 3.9 mm             | SOT109-1 |  |  |  |  |  |
| 74LV4094DB  | -40 °C to +125 °C | SSOP16  | plastic shrink small outline package; 16 leads;<br>body width 5.3 mm      | SOT338-1 |  |  |  |  |  |
| 74LV4094PW  | -40 °C to +125 °C | TSSOP16 | plastic thin shrink small outline package; 16 leads;<br>body width 4.4 mm | SOT403-1 |  |  |  |  |  |

# ne<mark>x</mark>peria

# 5. Functional diagram



74LV4094

#### 8-stage shift-and-store bus register



### 6. Pinning information

### 6.1. Pinning



### 6.2. Pin description

| Symbol          | Pin                        | Description           |  |  |  |  |  |
|-----------------|----------------------------|-----------------------|--|--|--|--|--|
| STR             | 1                          | strobe input          |  |  |  |  |  |
| D               | 2                          | data input            |  |  |  |  |  |
| СР              | 3                          | clock input           |  |  |  |  |  |
| QP0 to QP7      | 4, 5, 6, 7, 14, 13, 12, 11 | parallel output       |  |  |  |  |  |
| GND             | 8                          | ground supply voltage |  |  |  |  |  |
| QS1, QS2        | 9,10                       | serial output         |  |  |  |  |  |
| OE              | 15                         | output enable input   |  |  |  |  |  |
| V <sub>CC</sub> | 16                         | supply voltage        |  |  |  |  |  |

#### Table 2. Pin description

74LV4094

### 7. Functional description

#### Table 3. Function table

H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = HIGH-impedance OFF-state; NC = no change;

 $\uparrow$  = positive-going transition;  $\downarrow$  = negative-going transition;

Q6S = the data in register stage 6 before the LOW to HIGH clock transition;

Q7S = the data in register stage 7 before the HIGH to LOW clock transition.

| Inputs |    |     | Parallel o | Parallel outputs |        | Serial outputs |     |
|--------|----|-----|------------|------------------|--------|----------------|-----|
| СР     | OE | STR | D          | QP0              | QPn    | QS1            | QS2 |
| 1      | L  | X   | Х          | Z                | Z      | Q6S            | NC  |
| Ļ      | L  | X   | Х          | Z                | Z      | NC             | Q7S |
| 1      | Н  | L   | Х          | NC               | NC     | Q6S            | NC  |
| 1      | Н  | Н   | L          | L                | QPn -1 | Q6S            | NC  |
| 1      | Н  | Н   | Н          | н                | QPn -1 | Q6S            | NC  |
| ↓      | Н  | Н   | Н          | NC               | NC     | NC             | Q7S |



At the positive clock edge, the information in the 7th register stage is transferred to the 8th register stage and the QSn outputs.

#### Fig. 6. Timing diagram

### 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                 | Min  | Max  | Unit |
|------------------|-------------------------|------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                            | -0.5 | +7   | V    |
| l <sub>IK</sub>  | input clamping current  | $V_{I} < -0.5 V \text{ or } V_{I} > V_{CC} + 0.5 V$        | -    | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_{\rm O}$ < -0.5 V or $V_{\rm O}$ > $V_{\rm CC}$ + 0.5 V | -    | ±50  | mA   |
| lo               | output current          | $V_{\rm O}$ = -0.5 V to (V <sub>CC</sub> + 0.5 V)          | -    | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                            | -    | +50  | mA   |
| I <sub>GND</sub> | ground current          |                                                            | -50  | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                            | -65  | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> = -40 °C to +125 °C                       |      |      |      |
|                  |                         | SO16 package [1]                                           | -    | 500  | mW   |
|                  |                         | (T)SSOP16 package [2]                                      | -    | 500  | mW   |

[1] For SO16 package:  $P_{tot}$  derates linearly with 8 mW/K above 70  $^\circ\text{C}.$ 

[2] For SSOP16 and TSSOP16 packages: Ptot derates linearly with 5.5 mW/K above 60 °C.

### 9. Recommended operating conditions

#### Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                           | Conditions                       | Min | Тур | Max             | Unit |
|------------------|-------------------------------------|----------------------------------|-----|-----|-----------------|------|
| V <sub>CC</sub>  | supply voltage                      | [1]                              | 1.0 | 3.3 | 3.6             | V    |
| VI               | input voltage                       |                                  | 0   | -   | V <sub>CC</sub> | V    |
| Vo               | output voltage                      |                                  | 0   | -   | V <sub>CC</sub> | V    |
| T <sub>amb</sub> | ambient temperature                 |                                  | -40 | +25 | +125            | °C   |
| Δt/ΔV            | input transition rise and fall rate | V <sub>CC</sub> = 1.0 V to 2.0 V | -   | -   | 500             | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.0 V to 2.7 V | -   | -   | 200             | ns/V |
|                  |                                     | V <sub>CC</sub> = 2.7 V to 3.6 V | -   | -   | 100             | ns/V |

[1] The static characteristics are guaranteed from  $V_{CC}$  = 1.2 V to  $V_{CC}$  = 5.5 V, but LV devices are guaranteed to function down to  $V_{CC}$  = 1.0 V (with input levels GND or  $V_{CC}$ ).

# **10. Static characteristics**

#### Table 6. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                 | Conditions                                                                                       | -40             | °C to 85 | °C    | -40 °C to       | Unit  |    |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------|-----------------|----------|-------|-----------------|-------|----|
|                  |                           |                                                                                                  | Min             | Typ[1]   | Max   | Min             | Max   | 1  |
| VIH              | HIGH-level input          | V <sub>CC</sub> = 1.2 V                                                                          | V <sub>CC</sub> | 0.6      | -     | V <sub>CC</sub> | -     | V  |
|                  | voltage                   | V <sub>CC</sub> = 2.0 V                                                                          | 1.4             | -        | -     | 1.4             | -     | V  |
|                  |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                 | 2.0             | -        | -     | 2.0             | -     | V  |
| V <sub>IL</sub>  | LOW-level input           | V <sub>CC</sub> = 1.2 V                                                                          | -               | 0.4      | GND   | -               | GND   | V  |
|                  | voltage                   | V <sub>CC</sub> = 2.0 V                                                                          | -               | -        | 0.6   | -               | 0.6   | V  |
|                  |                           | V <sub>CC</sub> = 2.7 V to 3.6 V                                                                 | -               | -        | 0.8   | -               | 0.8   | V  |
| V <sub>OH</sub>  | HIGH-level output         | $V_{I} = V_{IH}$ or $V_{IL}$ ; all pins                                                          |                 |          |       |                 |       |    |
| voltage          | voltage                   | I <sub>O</sub> = -100 μA; V <sub>CC</sub> = 1.2 V                                                | -               | 1.2      | -     | -               | -     | V  |
|                  |                           | $I_{O}$ = -100 µA; $V_{CC}$ = 2.0 V                                                              | 1.8             | 2.0      | -     | 1.8             | -     | V  |
|                  |                           | $I_{O}$ = -100 µA; $V_{CC}$ = 2.7 V                                                              | 2.5             | 2.7      | -     | 2.5             | -     | V  |
|                  |                           | $I_{O}$ = -100 µA; $V_{CC}$ = 3.0 V                                                              | 2.8             | 3.0      | -     | 2.8             | -     | V  |
|                  |                           | $V_{I} = V_{IH}$ or $V_{IL}$ ; pins QPn                                                          |                 |          |       |                 |       |    |
|                  |                           | I <sub>O</sub> = -6 mA; V <sub>CC</sub> = 3.0 V                                                  | 2.40            | 2.82     | -     | 2.20            | -     | V  |
| V <sub>OL</sub>  | LOW-level output          | $V_{I} = V_{IH}$ or $V_{IL}$ ; all pins                                                          |                 |          |       |                 |       |    |
|                  | voltage                   | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 1.2 V                                                 | -               | 0        | -     | -               | -     | V  |
|                  |                           | $I_{O}$ = 100 µA; $V_{CC}$ = 2.0 V                                                               | -               | 0        | 0.2   | -               | 0.2   | V  |
|                  |                           | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 2.7 V                                                 | -               | 0        | 0.2   | -               | 0.2   | V  |
|                  |                           | I <sub>O</sub> = 100 μA; V <sub>CC</sub> = 3.0 V                                                 | -               | 0        | 0.2   | -               | 0.2   | V  |
|                  |                           | $V_{I} = V_{IH}$ or $V_{IL}$ ; pins QPn                                                          |                 |          |       |                 |       |    |
|                  |                           | I <sub>O</sub> = 6 mA; V <sub>CC</sub> = 3.0 V                                                   | -               | 0.25     | 0.40  | -               | 0.50  | V  |
| I                | input leakage current     | $V_{I} = V_{CC}$ or GND; $V_{CC} = 3.6$ V                                                        | -               | -        | ±1.0  | -               | ±1.0  | μA |
| I <sub>OZ</sub>  | OFF-state output current  | $V_{I} = V_{IH} \text{ or } V_{IL}; V_{O} = V_{CC} \text{ or } GND;$<br>$V_{CC} = 3.6 \text{ V}$ | -               | -        | ±5.0  | -               | ±10.0 | μA |
| l <sub>cc</sub>  | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 3.6$ V                                          | -               | -        | 20.0  | -               | 160   | μA |
| ∆I <sub>CC</sub> | additional supply current | per input; $V_1 = V_{CC} - 0.6 V$ ;<br>$V_{CC} = 2.7 V$ to 3.6 V                                 | -               | -        | 500.0 | -               | 850   | μA |
| CI               | input capacitance         |                                                                                                  | -               | 3.5      | -     | -               | -     | pF |

[1] All typical values are measured at  $T_{amb}$  = 25 °C.

# **11. Dynamic characteristics**

#### Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V);  $C_L$  = 50 pF unless otherwise specified; for test circuit see Fig. 11.

| Symbol           | Parameter                 | Conditions                                      |     | -40 | °C to 85 | °C  | -40 °C t | o +125 °C | Unit |
|------------------|---------------------------|-------------------------------------------------|-----|-----|----------|-----|----------|-----------|------|
|                  |                           |                                                 |     | Min | Typ[1]   | Max | Min      | Max       |      |
| t <sub>pd</sub>  | propagation               | CP to QS1; see Fig. 7                           | [2] |     |          |     |          |           |      |
|                  | delay                     | V <sub>CC</sub> = 1.2 V                         |     | -   | 90       | -   | -        | -         | ns   |
|                  |                           | V <sub>CC</sub> = 2.0 V                         |     | -   | 31       | 58  | -        | 70        | ns   |
|                  |                           | V <sub>CC</sub> = 2.7 V                         |     | -   | 23       | 43  | -        | 51        | ns   |
|                  |                           | V <sub>CC</sub> = 3.0 V to 3.6 V [3]            |     | -   | 17       | 34  | -        | 41        | ns   |
|                  |                           | V <sub>CC</sub> = 3.3 V; C <sub>L</sub> = 15 pF |     | -   | 14       | -   | -        | -         | ns   |
|                  |                           | CP to QS2; see Fig. 7                           | [2] |     |          |     |          |           |      |
|                  |                           | V <sub>CC</sub> = 1.2 V                         |     | -   | 80       | -   | -        | -         | ns   |
|                  |                           | V <sub>CC</sub> = 2.0 V                         |     | -   | 27       | 51  | -        | 61        | ns   |
|                  |                           | V <sub>CC</sub> = 2.7 V                         |     | -   | 20       | 38  | -        | 45        | ns   |
|                  |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                |     | -   | 14       | 30  | -        | 36        | ns   |
|                  |                           | V <sub>CC</sub> = 3.3 V; C <sub>L</sub> = 15 pF | [3] | -   | 13       | -   | -        | -         | ns   |
|                  | CP to QPn; see Fig. 7 [2] |                                                 |     |     |          |     |          |           |      |
|                  |                           | V <sub>CC</sub> = 1.2 V                         |     | -   | 115      | -   | -        | -         | ns   |
|                  |                           | V <sub>CC</sub> = 2.0 V                         |     | -   | 39       | 75  | -        | 90        | ns   |
|                  |                           | V <sub>CC</sub> = 2.7 V                         |     | -   | 29       | 55  | -        | 66        | ns   |
|                  |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                | [3] | -   | 22       | 44  | -        | 53        | ns   |
|                  |                           | V <sub>CC</sub> = 3.3 V; C <sub>L</sub> = 15 pF |     | -   | 18       | -   | -        | -         | ns   |
|                  |                           | STR to QPn; see Fig. 8                          | [2] |     |          |     |          |           |      |
|                  |                           | V <sub>CC</sub> = 1.2 V                         |     | -   | 105      | -   | -        | -         | ns   |
|                  |                           | V <sub>CC</sub> = 2.0 V                         |     | -   | 36       | 68  | -        | 82        | ns   |
|                  |                           | V <sub>CC</sub> = 2.7 V                         |     | -   | 26       | 50  | -        | 60        | ns   |
|                  |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                | [3] | -   | 20       | 40  | -        | 48        | ns   |
|                  |                           | V <sub>CC</sub> = 3.3 V; C <sub>L</sub> = 15 pF |     | -   | 17       | -   | -        | -         | ns   |
| t <sub>en</sub>  | enable time               | OE to QPn; see Fig. 9                           | [2] |     |          |     |          |           |      |
|                  |                           | V <sub>CC</sub> = 1.2 V                         |     | -   | 100      | -   | -        | -         | ns   |
|                  |                           | V <sub>CC</sub> = 2.0 V                         |     | -   | 34       | 65  | -        | 77        | ns   |
|                  |                           | V <sub>CC</sub> = 2.7 V                         |     | -   | 25       | 48  | -        | 56        | ns   |
|                  |                           | V <sub>CC</sub> = 3.0 V to 3.6 V                | [3] | -   | 19       | 38  | -        | 45        | ns   |
| t <sub>dis</sub> | disable time              | OE to QPn; see Fig. 9                           | [2] |     |          |     |          |           |      |
|                  |                           | V <sub>CC</sub> = 1.2 V                         |     | -   | 65       | -   | -        | -         | ns   |
|                  |                           | V <sub>CC</sub> = 2.0 V                         |     | -   | 24       | 40  | -        | 49        | ns   |
|                  |                           | V <sub>CC</sub> = 2.7 V                         |     | -   | 18       | 32  | -        | 37        | ns   |
|                  |                           | $V_{\rm CC}$ = 3.0 V to 3.6 V                   | [3] | -   | 14       | 26  | -        | 30        | ns   |

#### 8-stage shift-and-store bus register

| Symbol          | Parameter                           | Parameter Conditions                                                 |     | -40 | °C to 85 | °C  | -40 °C t | o +125 °C | Unit |
|-----------------|-------------------------------------|----------------------------------------------------------------------|-----|-----|----------|-----|----------|-----------|------|
|                 |                                     |                                                                      |     | Min | Typ[1]   | Max | Min      | Max       |      |
| W               | pulse width                         | CP HIGH or LOW; see Fig. 7                                           |     |     |          |     |          |           |      |
|                 |                                     | V <sub>CC</sub> = 2.0 V                                              |     | 34  | 9        | -   | 41       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.7 V                                              |     | 25  | 6        | -   | 30       | -         | ns   |
|                 |                                     | $V_{\rm CC}$ = 3.0 V to 3.6 V                                        | [3] | 20  | 5        | -   | 24       | -         | ns   |
|                 |                                     | STR HIGH; see Fig. 8                                                 |     |     |          |     |          |           |      |
|                 |                                     | V <sub>CC</sub> = 2.0 V                                              |     | 34  | 9        | -   | 41       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.7 V                                              |     | 25  | 6        | -   | 30       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 3.0 V to 3.6 V                                     | [3] | 20  | 5        | -   | 24       | -         | ns   |
| su              | set-up time                         | D to CP; see Fig. 10                                                 |     |     |          |     |          |           |      |
|                 |                                     | V <sub>CC</sub> = 1.2 V                                              |     | -   | 25       | -   | -        | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.0 V                                              |     | 22  | 9        | -   | 26       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.7 V                                              |     | 16  | 6        | -   | 19       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 3.0 V to 3.6 V                                     | [3] | 13  | 5        | -   | 15       | -         | ns   |
|                 |                                     | CP to STR; see Fig. 8                                                |     |     |          |     |          |           |      |
|                 |                                     | V <sub>CC</sub> = 1.2 V                                              |     | -   | 50       | -   | -        | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.0 V                                              |     | 43  | 17       | -   | 51       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.7 V                                              |     | 31  | 13       | -   | 38       | -         | ns   |
|                 |                                     | $V_{\rm CC}$ = 3.0 V to 3.6 V                                        | [3] | 25  | 10       | -   | 30       | -         | ns   |
| ĥ               | hold time                           | D to CP; see Fig. 10                                                 |     |     |          |     |          |           |      |
|                 |                                     | V <sub>CC</sub> = 1.2 V                                              |     | -   | -10      | -   | -        | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.0 V                                              |     | 5   | -4       | -   | +5       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.7 V                                              |     | 5   | -3       | -   | +5       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 3.0 V to 3.6 V                                     | [3] | 5   | -2       | -   | +5       | -         | ns   |
|                 |                                     | CP to STR; see Fig. 8                                                |     |     |          |     |          |           |      |
|                 |                                     | V <sub>CC</sub> = 1.2 V                                              |     | -   | -25      | -   | -        | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.0 V                                              |     | 5   | -9       | -   | +5       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 2.7 V                                              |     | 5   | -6       | -   | +5       | -         | ns   |
|                 |                                     | V <sub>CC</sub> = 3.0 V to 3.6 V                                     | [3] | 5   | -5       | -   | +5       | -         | ns   |
| max             | maximum                             | CP; see Fig. 7                                                       |     |     |          |     |          |           |      |
|                 | frequency                           | V <sub>CC</sub> = 2.0 V                                              |     | 14  | 52       | -   | 12       | -         | MHz  |
|                 |                                     | V <sub>CC</sub> = 2.7 V                                              |     | 19  | 70       | -   | 16       | -         | MHz  |
|                 |                                     | $V_{CC}$ = 3.0 V to 3.6 V                                            | [3] | 24  | 87       | -   | 20       | -         | MHz  |
|                 |                                     | V <sub>CC</sub> = 3.3 V; C <sub>L</sub> = 15 pF                      |     | -   | 95       | -   | -        | -         | MHz  |
| C <sub>PD</sub> | power<br>dissipation<br>capacitance | $C_L$ = 50 pF; f = 1 MHz;<br>V <sub>I</sub> = GND to V <sub>CC</sub> | [4] | -   | 83       | -   | -        | -         | pF   |

All typical values are measured at  $T_{amb}$  = 25 °C. [1]

[1] All typical values are measured at t<sub>amb</sub> = 25° C.
[2] t<sub>pd</sub> is the same as t<sub>PLH</sub> and t<sub>PHL</sub>; t<sub>en</sub> is the same as t<sub>PZH</sub> and t<sub>PZL</sub>; t<sub>dis</sub> is the same as t<sub>PLZ</sub> and t<sub>PHZ</sub>.
[3] All typical values are measured at V<sub>CC</sub> = 3.3 V.
[4] C<sub>PD</sub> is used to determine the dynamic power dissipation (P<sub>D</sub> in µW). P<sub>D</sub> = C<sub>PD</sub> x V<sub>CC</sub><sup>2</sup> x f<sub>i</sub> x N + ∑(C<sub>L</sub> x V<sub>CC</sub><sup>2</sup> x f<sub>o</sub>) where: f<sub>i</sub> = input frequency in MHz; f<sub>o</sub> = output frequency in MHz; C<sub>L</sub> = output load capacitance in pF;

 $V_{CC}$  = supply voltage in V; N = number of inputs switching;  $\sum (C_L \times V_{CC}^2 \times f_0)$  = sum of outputs.



### 11.1. Waveforms and test circuit

Measurement points are given in Table 8.

 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

Fig. 7. Propagation delay input (CP) to output (QPn, QS1, QS2), output transition time, clock input (CP) pulse width and the maximum frequency (CP)



#### 8-stage shift-and-store bus register



 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

#### Fig. 9. Enable and disable times



 $V_{OL}$  and  $V_{OH}$  are typical voltage output levels that occur with the output load.

```
Fig. 10. The data input (D) to clock input (CP) set-up times and clock input (CP) to data input (D) hold times
```

#### Table 8. Measurement points

| Supply voltage  | Input              | Output             |                                      |                                      |  |  |
|-----------------|--------------------|--------------------|--------------------------------------|--------------------------------------|--|--|
| V <sub>cc</sub> | V <sub>M</sub>     | V <sub>M</sub>     | V <sub>X</sub>                       | V <sub>Y</sub>                       |  |  |
| < 2.7 V         | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | V <sub>OL</sub> + 0.1V <sub>CC</sub> | V <sub>OH</sub> - 0.1V <sub>CC</sub> |  |  |
| 2.7 V to 3.6 V  | 1.5 V              | 1.5 V              | V <sub>OL</sub> + 0.3 V              | V <sub>OH</sub> - 0.3 V              |  |  |

#### 8-stage shift-and-store bus register



#### Table 9. Test data

| Supply voltage  | je Input        |                                 | Load         |      | V <sub>EXT</sub>                    |                                     |                                     |
|-----------------|-----------------|---------------------------------|--------------|------|-------------------------------------|-------------------------------------|-------------------------------------|
| V <sub>cc</sub> | VI              | t <sub>r</sub> , t <sub>f</sub> | CL           | RL   | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| < 2.7 V         | V <sub>CC</sub> | ≤ 2.5 ns                        | 50 pF        | 1 kΩ | open                                | GND                                 | 2V <sub>CC</sub>                    |
| 2.7 V to 3.6 V  | 2.7 V           | ≤ 2.5 ns                        | 15 pF, 50 pF | 1 kΩ | open                                | GND                                 | 2V <sub>CC</sub>                    |

### 12. Package outline



#### Fig. 12. Package outline SOT109-1 (SO16)

#### 8-stage shift-and-store bus register



<sup>74</sup>LV4094

#### 8-stage shift-and-store bus register



74LV4094

# 13. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| HBM     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 14. Revision history

| Table 11. Revision hi | istory       |                          |               |                                                        |
|-----------------------|--------------|--------------------------|---------------|--------------------------------------------------------|
| Document ID           | Release date | Data sheet status        | Change notice | Supersedes                                             |
| 74LV4094 v.6          | 20181114     | Product data sheet       | -             | 74LV4094 v.5                                           |
| Modifications:        | Nexperia.    | have been adapted to the | -             | ply with the identity guidelines of where appropriate. |
| 74LV4094 v.5          | 20160318     | Product data sheet       | -             | 74LV4094 v.4                                           |
| Modifications:        | Type number  | er 74LV4094N (SOT38-4)   | removed.      |                                                        |
| 74LV4094 v.4          | 20111219     | Product data sheet       | -             | 74LV4094 v.3                                           |
| Modifications:        | Legal pages  | updated.                 | ·             |                                                        |
| 74LV4094 v.3          | 20110307     | Product data sheet       | -             | 74LV4094 v.2                                           |
| 74LV4094 v.2          | 20060629     | Product data sheet       | -             | 74LV4094 v.1                                           |
| 74LV4094 v.1          | 19980623     | Product specification    | -             | -                                                      |

# 15. Legal information

#### Data sheet status

| Document status<br>[1][2]         | Product<br>status [3] | Definition                                                                            |
|-----------------------------------|-----------------------|---------------------------------------------------------------------------------------|
| Objective [short]<br>data sheet   | Development           | This document contains data from the objective specification for product development. |
| Preliminary [short]<br>data sheet | Qualification         | This document contains data from the preliminary specification.                       |
| Product [short]<br>data sheet     | Production            | This document contains the product specification.                                     |

 Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the internet at <u>https://www.nexperia.com</u>.

#### **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Nexperia does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Nexperia sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between Nexperia and its customer, unless Nexperia and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the Nexperia product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### **Disclaimers**

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, Nexperia does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Nexperia takes no responsibility for the content in this document if provided by an information source outside of Nexperia.

In no event shall Nexperia be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, Nexperia's aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of Nexperia.

Right to make changes — Nexperia reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — Nexperia products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Nexperia product can reasonably be expected to result in personal

#### 8-stage shift-and-store bus register

injury, death or severe property or environmental damage. Nexperia and its suppliers accept no liability for inclusion and/or use of Nexperia products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Nexperia makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using Nexperia products, and Nexperia accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the Nexperia product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

Nexperia does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using Nexperia products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). Nexperia does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — Nexperia products are sold subject to the general terms and conditions of commercial sale, as published at <u>http://www.nexperia.com/profile/terms</u>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Nexperia hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of Nexperia products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific Nexperia product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. Nexperia accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without Nexperia's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond Nexperia's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies Nexperia for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond Nexperia's standard warranty and Nexperia's product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# Contents

| 1. General description              | 1  |
|-------------------------------------|----|
| 2. Features and benefits            | 1  |
| 3. Applications                     | 1  |
| 4. Ordering information             | 1  |
| 5. Functional diagram               | 2  |
| 6. Pinning information              | 3  |
| 6.1. Pinning                        | 3  |
| 6.2. Pin description                | 3  |
| 7. Functional description           | 4  |
| 8. Limiting values                  | 5  |
| 9. Recommended operating conditions | 5  |
| 10. Static characteristics          | 6  |
| 11. Dynamic characteristics         | 7  |
| 11.1. Waveforms and test circuit    | 9  |
| 12. Package outline                 | 12 |
| 13. Abbreviations                   | 15 |
| 14. Revision history                | 15 |
| 15. Legal information               | 16 |
|                                     |    |

© Nexperia B.V. 2018. All rights reserved

For more information, please visit: http://www.nexperia.com For sales office addresses, please send an email to: salesaddresses@nexperia.com Date of release: 14 November 2018

# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Nexperia:

 74LV4094D,112
 74LV4094DB,112
 74LV4094DB,118
 74LV4094D,118
 74LV4094N,112
 74LV4094PW,112

 74LV4094PW,118
 74LV4094PW,118
 74LV4094PW,118
 74LV4094PW,118
 74LV4094PW,118